# Band-Edge Steepness Obtained from Esaki/Backward Diode Current-Voltage Characteristics



Sapan Agarwal Eli Yablonovitch

# Electrical Engineering and Computer Sciences University of California at Berkeley

Technical Report No. UCB/EECS-2013-245 http://www.eecs.berkeley.edu/Pubs/TechRpts/2013/EECS-2013-245.html

December 31, 2013

Copyright © 2013, by the author(s). All rights reserved.

Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. To copy otherwise, to republish, to post on servers or to redistribute to lists, requires prior specific permission.

Acknowledgement

This work was supported by the Center for Energy Efficient Electronics Science (NSF Award 0939514).

# Band-Edge Steepness Obtained from Esaki/Backward Diode Current-Voltage Characteristics

Sapan Agarwal, Member, IEEE, Eli Yablonovitch, Fellow, IEEE

*Abstract*—While science has good knowledge of semiconductor bandgaps, there is not much information regarding the steepness of the band-edges. We find that a plot of absolute conductance, I/V versus voltage, V, in an Esaki diode or a backward diode will reveal a best limit for the band tails, defined by the tunneling joint density of states of the two band-edges. This joint density of states will give information about the prospective subthreshold swing voltage that could be expected in a tunneling field effect transistor. To date, published I-V characteristics indicate that the joint band-tail density of states is not steep enough to achieve <60mV/decade. Heavy doping inhomogeneity, among other inhomogeneities, result in a gradual density of states extending into the band gap. The steepest measured tunnel diodes have had a tunneling joint density of states >90mV/decade.

*Index Terms*—Backward Diode, Band Tails, Density of States, Esaki Diode, Subthreshold Swing, Tunneling, Tunneling Field Effect Transistor (TFET), Urbach Tail

### I. INTRODUCTION

While science has good knowledge on the magnitude of semiconductor bandgaps, there is not much information regarding the sharpness of the band-edges. There is great interest in finding a band-edge steepness in the joint conduction/valence band density of states, sharper than the thermal Boltzmann limited value, 60meV/decade. This is important for designing a steep tunneling field effect transistor (TFET) [1] as well as a better backward diode[2]. Measurements of the optical Urbach tail (the rate at which optical absorption falls off for photon energies below the band gap), indicate a joint density of states of 23meV/decade for Si[3], and 17mV/decade for GaAs[4]. This seems somewhat promising but the results need to be validated by electrical transport measurements. Ideally, TFETs, Esaki diodes and Backward Diodes have current-voltage characteristics that are controlled by the band-edges, abruptly turning on when the conduction band on the n-side aligns with the valence band on the p-side of a tunneling junction[5], sometimes called the bandedge energy filtering mechanism. In actuality, the band edge is not perfectly sharp and there are states that extend into the band gap, affecting the current-voltage characteristics of TFETs, Esaki diodes and backward diodes[6]. We analyze

these current-voltage measurements to infer the joint conduction/valence band density of states.

Electrically measured joint density of states have generally indicated a steepness >90meV/decade, unlike the optical Urbach measurements which are <60meV/decade in good semiconductors. We attribute this smearing to the spatial inhomogeneity such as thickness fluctuations, poor interfaces, inhomogeneous electrostatics and doping inhomogeneity that appears in real devices. That same finite density of states will limit the subthreshold swing voltage of a TFET. Fortunately, these effects can possibly be eliminated, or ameliorated.

In intrinsic GaAs the optical absorption falls off at a semilog rate of 17 meV/decade[4]. Doping the GaAs causes the absorption to fall off more gradually. When doped to  $p \sim 10^{20} / \text{cm}^3$ , the absorption falls of at a semilog rate >60meV/decade[7]. This means that if a TFET is heavily doped, it will never be able to use the density of states energy filtering mechanism to achieve a subthreshold swing voltage <60mV/decade!

To interpret electrical transport measurements, we show that the absolute conductance, I/V versus bias voltage V, is proportional to the tunneling joint density of states in Section II. The tunneling joint density of states is the product the joint conduction/valence band density of states and the tunneling transmission probability. This means that two terminal current voltage measurements can be used to determine the steepness of the band edge.

Consequently, we can learn how steep a TFET could be without ever building the full TFET. In Section III, we analyze a variety of data from the literature to see what experimental band edge steepness has been achieved. Finally, in Section IV we show how this method can be applied to TFETs.

#### II. INFORMATION FROM ABSOLUTE CONDUCTANCE

As an example we consider the current-voltage characteristics of two InAs mesa homojunction Esaki diodes that were grown by MBE [8]. The semilog I-V curves are plotted in Fig. 1(a) and the absolute conductance (I/V) is in Fig. 1(b). The log{absolute conductance} varies smoothly at V=0, offering the prospect for a physical interpretation in terms of fundamental semiconductor properties. Contrariwise, in Fig. 1(a), the semilog plot, log{current} versus V, diverges at V=0, preventing direct interpretation. Likewise, a plot of log{differential conductance} diverges on a semilog plot at the

This work was supported by the Center for Energy Efficient Electronics Science (NSF Award 0939514).

S. Agarwal and E. Yablonovitch are with the University of California, Berkeley CA 94720 USA (email: <u>sapan@berkeley.edu</u>)



Fig. 1: (a) The I-V curves for two InAs Esaki diodes are plotted [8]. The diode was formed through MBE growth and mesa isolation. The p-side doping is  $1.8 \times 10^{19}$ /cm<sup>3</sup>. At V=0, log{current} diverges and so the logarithmic slope is meaningless. (b) Alternatively, log{absolute conductance} passes smoothly through the origin. Increasing the doping results in a significant worsening of semilog conductance swing voltage in mV/decade.

Esaki peak, preventing direct physical interpretation. Thus a log{current} or a log{differential conductance} plot does not give us the information we want. By contrast, in Fig. 1(b), the log{absolute conductance}, log{I/V}, smoothly decreases from reverse bias, through the origin, and all the way to the forward Esaki region. Consequently, we can interpret the number of millivolts required to get a decade change in conductance. We will now show that the smoothly varying absolute conductance measures the tunneling joint density of states.

We consider the following model for the tunneling current:

$$I \propto \left[ (f_C - f_V) \times \top \times D_J(E) \times \partial E \right]$$
(1)

The difference between the Fermi occupation probabilities on the p and n sides is  $(f_C - f_V)$ .  $\top$  is the tunneling probability across the junction and  $D_{I}(E)$  is the joint density of states between the valence band on the p-side and the conduction band on the n-side. We are interested in measuring the tunneling joint density of states  $\top \times D_J(E)$  in the integrand of Eq. (1). The different components of the current integral are illustrated in Fig. 2(c)-2(f), for different bias points. The decreasing tunneling probability is illustrated in Fig. 2(c). The joint density of states,  $D_J(E)$ , is plotted in Figs. 2(d)-2(f). The joint density of states is the product of the band tail in the conduction band density of states,  $D_C(E)$ , and the band tail in the valence band density of states,  $D_V(E)$ , as shown in Fig. 2(d)-2(f). Going from bias point I to point III, the joint density of states exponentially increases. To measure  $\top \times D_J(E)$ , we need to divide out the effect of the Fermi functions,  $f_C - f_V$ . Since the area under the curve  $f_C - f_V$  is proportional to the applied voltage, dividing by the voltage approximately eliminates its effect.

We quantitatively see this by multiplying and dividing Eq. (1) by the integral of the Fermi levels:



Fig. 2: The I-V curve (a) and conductance (b) for an Esaki diode is plotted. The tunneling probability at different biases is shown in (c). The band diagram, Fermi occupation difference and joint density of states at bias points I, II and III are plotted in (d), (e) and (f) respectively. (For simplicity, we show conduction,  $D_c(E)$ , and valence,  $D_v(E)$ , band edges with equally sloping band tails.) Even though the band edges do not overlap, the band tails still overlap, resulting in a finite joint density of states. The joint density of states exponentially increases when shifting the bias from point I to III and is proportional to absolute I/V. To show this, we need to divide out the effect of the Fermi functions,  $f_{C^-}f_V$  from the current. Since the area under the curve  $f_{C^-}f_V$  is proportional to the voltage, dividing by the voltage eliminates its effect, approximately. I/V in (b) decreases exponentially at forward bias as the joint density of states decreases its overlap and the tunneling probability decreases.

$$I \propto \int (f_C - f_V) \times \partial E \times \frac{\int (f_C - f_V) \times \overline{\uparrow} \times D_J(E) \times \partial E}{\int (f_C - f_V) \times \partial E}$$
(2a)

$$= qV \times \frac{\int (f_C - f_V) \times T \times D_J(E) \times \partial E}{\int (f_C - f_V) \times \partial E}$$
(2b)

The second term looks like a weighted average of  $\top \times D_J(E)$  over the Fermi functions.

$$I \propto qV \times \langle \top \times D_J(E) \rangle,$$
 (3)

This is illustrated in Fig. 3.

In our method we pay little attention to the shape of the Fermi functions. As seen in Fig. 4(a) the ratio  $(f_C-f_V)/V$  barely changes for  $V < 4k_BT$ . This means that in this range, any change in I/V is due mainly to the change in  $T \times D_J(E)$ . Consequently, measuring I/V will give us exactly what we are interested in,



Fig. 3: The current integral Eq. (1)-(3) is graphically illustrated. (The Fermi functions and joint density of states on the right, are rotated 90° from Fig. 2). The integral is essentially given by an average of  $T \times D_J(E)$  over an energy range of  $4k_BT$  as indicated by the shaded region.



Fig. 4: The normalized Fermi occupation probability,  $(f_C \cdot f_V)/V$ , is plotted at T=300K. This illustrates the energy range over which  $\top \times D_J(E)$  is averaged. (a) For small biases less than  $4k_BT/q$  the shape barely changes and so the change in I/V is only due to the change in  $\top \times D_J(E)$ . (b) At larger biases, the Fermi function width starts to increase and is given by V.  $\top \times D_J(E)$  is changing exponentially while  $(f_C \cdot f_V)/V$  is changing linearly. Therefore I/V still primarily gives the change in  $\top \times D_J(E)$ .

 $T \times D_J(E)$ . Fig. 4(b) shows  $(f_C - f_V)/V$  starts to broaden and the height decreases for  $V > 4k_BT$ , but even at V = 400mV there is at most a 4× correction, which can safely be neglected with respect to the exponential changes illustrated in Fig. 2

The steepness of the tunneling joint density of states in mV/decade is given by:

$$S_{T \times D(E)} \equiv \left[\frac{d \log\langle \top \times D_J(E) \rangle}{dV}\right]^{-1} \approx \left[\frac{d \log(I/V)}{dV}\right]^{-1}$$
(4)

This is called the semilog conductance swing voltage. Measuring the number of millivolts required to get a decade change in conductance, gives the steepness of  $\forall XD_J(E)$  and thus the tunneling junction.

# A. Interpreting the Tunneling Joint Density of States

The voltage dependence of  $\forall XD_J(E)$  can be dominated by either the tunneling probability,  $\forall$ , or the joint density of states,  $D_J(E)$ . Toward forward bias, both the tunneling probability and the density of states will decrease to turn off



Fig. 5: (a) J versus V and (b) G=J/V versus V for GaAs mesa diodes[8]. The diodes were grown by MBE at  $N_D$ =3x10<sup>19</sup>/cm<sup>3</sup>. The semilog conductance swing voltage=130mV/decade and then gets worse at heavier doping.

the tunneling.

Whether  $\neg$  or  $D_J(E)$ , is the most dominant influence on current will depend on the particular geometry and current level. We distinguish the effects of the  $\neg$  and  $D_J(E)$  by approximating:  $\langle \neg \times D_J(E) \rangle \approx \langle \neg \rangle \times \langle D_J(E) \rangle$  [9]. Evaluating Eq. (4), the semilog conductance swing voltage,  $S_{T \times D(E)}$ , gives the sum of the logarithms:

$$\left[\frac{d\log(I/V)}{dV}\right]^{-1} = \left[\frac{d\left(\log\langle \top \rangle + \log\langle D_J(E) \rangle\right)}{dV}\right]^{-1}$$
(5a)

$$\left[\frac{d\log(I/V)}{dV}\right]^{-1} = S_{T \times D(E)} = \left[\frac{1}{S_{tunnel}} + \frac{1}{S_{DOS}}\right]^{-1}$$
(5b)

*S*<sub>DOS</sub> measures the steepness of the joint band edge density of states in mV/decade:  $S_{\text{DOS}} = [d \log \langle D_J(E) \rangle / dV]^{-1}$ . As seen from Fig. 2(d)-2(f), the energy averaged joint density of states changes exponentially with bias.  $S_{DOS}$  measures the joint density of states steepness, which is the band tail steepness.

*Stummel* is the semilog slope measuring how steeply the tunneling conductance pre-factor changes with respect to bias:  $S_{tunnel} = \left[ d \log \langle \top \rangle / dV \right]^{-1}$ . Using the WKB exponential[10] to evaluate  $S_{tunnel}$  for a typical pn junction gives[11, 12]:

$$S_{tunnel} \equiv \left(\frac{d\log(\top)}{dV}\right)^{-1} = \frac{2V}{\left|\log(\top)\right|}$$
(6)

With both mechanisms present in any specific case, the observed  $S_{T\times D(E)}$  will be steeper than with one mechanism alone, and consequently places a lower limit,  $S_{DOS} > S_{T\times D(E)}$  and  $S_{tunnel} > S_{T\times D(E)}$ . At high current density,  $\top$  is close to 1, and  $|\log(\top)|$  is small, leading to an undesirably large  $S_{tunnel}$ . Achieving a high steepness will then depend entirely on  $S_{DOS}$ .



Fig. 6: (a) J versus V and (b) G=J/V versus V for a silicon Esaki diode formed by implantation to about  $n\sim p\sim 10^{20}/cm^3$  is plotted (Sample PN-BF<sub>2</sub>-Q8 in [14]). The semilog conductance swing voltage=140mV/decade regardless of the temperature. It appears to be limited by inhomogeneities and the presence of random dopant ions.

Unfortunately, we observe that the experimental data is actually not very steep at all, calling into question the common optimistic predictions[1, 13], based on a perfectly steep band edge. The key point is that  $S_{DOS}$ , which is undoubtedly important at high current density, is even worse than the measurements,  $S_{DOS}>S_{T\times D(E)}$ . Therefore, experimentally observed bandedge steepness is inadequate for the goal of a steep device at high current, irrespective of tunnel thickness modulation, which sometimes performs well at low current density.

#### III. ANALYZING PUBLISHED DATA

In this section we analyze the absolute conductance of several different published tunnel diodes to determine the band-tail steepness. In Fig. 1 we show the current and conductance for an InAs homojunction diode at two different doping levels[8]. Since the conductance is proportional to tunneling joint density of states, we can measure the inverse of the semilog slope of the conductance,  $S_{T\times D(E)}$ , to find the steepness of the tunneling joint density of states in mV/decade. This is indicated by the inverse slope of the diagonal lines in Fig. 1(b). When the *n*-side doping is increased from  $3\times 10^{18}$ /cm<sup>3</sup> to  $1\times 10^{19}$ /cm<sup>3</sup>,  $S_{T\times D(E)}$  drastically increases from 180mV/decade to 570mV/decade. This clearly illustrates the dangers of smearing a band-edge by doping too heavily<sup>1</sup>.

In Fig. 5 we show the current and absolute conductance for a series of mesa GaAs homojunction diodes that were grown by MBE[8]. The *n*-side doping is  $3 \times 10^{19}$ /cm<sup>3</sup> and the *p*-side doping varies from N<sub>A</sub>= $5 \times 10^{18}$ /cm<sup>3</sup> to N<sub>A</sub>= $5 \times 10^{19}$ /cm<sup>3</sup>. As the doping, *N<sub>A</sub>*, is changed, the absolute conductance changes by three orders of magnitude because the tunneling barrier thickness/depletion region thickness is changing. Nonetheless,



Fig. 7: (a) I versus V and (b) G=I/V versus V for a germanium backward diode[16]. The semilog conductance swing voltage=92mV/decade is the steepest tunnel diode conductance swing voltage we could find in the literature for which an I-V curve was provided.

the semilog conductance swing voltage only changes from 130mV/decade to 165 mV/decade. This small change in swing accompanied by a large change in current indicates that the steepness cannot be a result of barrier thickness modulation. The barrier thickness modulation swing would have a strong dependence of current/tunneling probability as indicated by Eq. (6). The conductance smoothly passes through the origin of voltage, revealing the tunneling joint density of states, as predicted by Eq. (3). In the negative differential resistance regime, oscillations can occur during measurement that result in unrealistically sharp features. Consequently, in Fig. 5(b), we measure an average swing through the entire Esaki regime.

In Fig. 6 we show the current and conductance for a silicon Esaki diode formed by implantation to about  $1 \times 10^{20}$ /cm<sup>3</sup> (sample PN-BF<sub>2</sub>–Q8 in [14]). Here we show the measurement at 295K and 103K. Similar to Fig. 5, the semilog conductance swing voltage is 140mV/decade.

In addition to analyzing Esaki diodes we can also consider backward diodes which are tunneling diodes optimized to turn on around zero bias. Backward diodes are usually specified by a Figure-of-Merit, the curvature coefficient  $\gamma$ , that can used to estimate the semilog conductance swing voltage.  $\gamma$  is given by:

$$\gamma = \frac{d^2 I / dV^2}{dI / dV} \bigg|_{V=0}$$
(7)

In order to relate Eq. (7) to the semilog conductance swing voltage, we need a simple model for the current. From Fig. 2,  $T \times D_J(E)$  changes exponentially with bias and is therefore proportional to exp(-V/V<sub>0</sub>) where V<sub>0</sub> is the exponential slope and gives the tunneling steepness. The negative sign is

<sup>&</sup>lt;sup>1</sup> Contact resistance might present problems at the highest conductance. If we assume the peak conductance is limited by the contacts, measuring at a point where the conductance has decreased by a decade means that the contacts will have at worst a 10% effect.



Fig. 8: (a) J versus V and (b) G=I/V versus V for an InAs/AlSb/Al<sub>0.12</sub>Ga<sub>0.88</sub>As heterojunction backward diode [15]. This diode has one of the highest reported curvature coefficients,  $\gamma$ , and consequently lowest semilog conductance swing voltage reported in the literature. It also has one of the lowest doping levels of  $1.4 \times 10^{17}$ /cm<sup>3</sup> near the tunneling junction.

associated with Backward diode action. Replacing  $T \times D_J(E)$  with exp(-V/V<sub>0</sub>) in the current, Eq. (1), gives:

$$I \propto \int (f_C - f_V) \times e^{-V/V_0} \times \partial E \tag{8}$$

At small biases we can Taylor expand the Fermi functions such that  $f_C - f_V \propto V$  and so we get:

$$I \propto V \times e^{-V/V_0}$$
 (9)  
Plugging Eq. (9) into Eq. (7) gives

$$\gamma = -2/V_0 \tag{10}$$

V<sub>0</sub> can be converted to mV/decade to give  $S_{T \times D(E)}$ :  $S_{T \times D(E)} = \ln(10) \times V_0$ . Combining this with Eq. (10) gives:

$$S_{T \times D(E)} = \ln(10) \times V_0 = \ln(10) \times 2/\gamma$$
 (11)

To do better than 60mV/decade the Backward Diode curvature coefficient should be  $\gamma$ >80. This is twice the typical goal of  $\gamma$ >40 for Backward diodes. This can be seen from the fact that we need to model the current as  $I \propto V \times \exp(-V/V_0)$  rather than  $I \propto \exp(-V/V_0)$ -1. The extra factor of V gives an extra factor 2 when taking the derivative.

The best backward diode curvature coefficient appears to be  $\gamma$ =47 [15] and  $\gamma$ =50 [16]. One paper claimed a  $\gamma$ =70 [17], but did not show the I-V curve. In all cases they fall short of a semilog conductance swing voltage steeper than 60mV/decade.

In Fig. 7 a germanium backward diode with  $\gamma$ =50 is shown. Using Eq. (11) to calculate the semilog conductance swing voltage gives 92mV/decade, corresponding exactly to the measured value in Fig. 7(b).

In Fig. 8 we show an InAs/AlSb/Al<sub>0.12</sub>Ga<sub>0.88</sub>Sb



Fig. 9: (a)  $I_D$  versus  $V_D$  and (b)  $G=I_D/V_D$  versus  $V_D$  for an  $In_{53}Ga_{0.47}As$  TFET [18]. The measured subthreshold swing voltage = 216mV/decade while the semilog conductance swing voltage = 165mV/decade. Since the  $I_D-V_D$  characteristic is not limited by the gate oxide, it reveals the junction's steeper intrinsic tunneling properties.

heterojunction backward diode [15] with  $\gamma$ =47 and a semilog conductance swing voltage of 98 mV/decade. In this diode the tunneling barrier thickness is fixed by the AlSb thickness and so the conductance steepness is entirely due to the joint density of states. While various non-idealities or leakage currents may be limiting the device, this is the steepest turn on that has been measured in the InAs/AlSb/AlGaSb system.

### IV. ANALYZING TFETS

We can apply the same analysis that we have done so far to TFETs. In a TFET we can either make a two terminal sourcedrain measurement, or a three terminal I<sub>D</sub>-V<sub>G</sub> measurement. In either case, the current is given by Eq. (1). In a three terminal measurement the Fermi occupation probability,  $f_C$ - $f_V$ , is fixed by source-drain voltage, V<sub>DS</sub>, while  $\top \times D_J(E)$  is changed by the applied gate bias. This means that measuring the subthreshold swing voltage will give the tunneling joint density of states. However, some voltage is lost across the gate oxide and so the subthreshold swing voltage is increased by a poor gate efficiency.

If we want to avoid any gate issues, we can also do a two terminal measurement. If the critical tunneling junction is the source-channel junction, we need to fix the  $V_G-V_D$  voltage while measuring  $I_D-V_S$ . Since the gate potential will have a strong influence on the channel potential, the drain will not be able to effectively control the source-channel junction. On the other hand, if the critical tunneling junction is at the channeldrain junction, we want to measure  $I_D-V_D$  while fixing the  $V_G-V_S$  voltage.

In Fig. 9, we analyze the  $I_D$ - $V_D$  characteristics of an  $In_{0.53}Ga_{0.47}As$  TFET at fixed  $V_G$ - $V_S$  voltage. The measured subtrreshold swing voltage is 216 mV/decade owing to the poor gate oxide[18]. The measured  $I_D$ - $V_D$  semilog conductance swing voltage=165mV/decade. Since the  $I_D$ - $V_D$  characteristic is not limited by the gate oxide deficiencies, it reveals the junction's steeper intrinsic tunneling properties.

This shows the value of using the semilog conductance swing voltage to analyze a TFETs potential performance when the gate oxide has poor quality.

In TFETs, subthreshold swing voltages less than 60 mV/decade have been measured, but only at extremely low current densities of  $\sim 1nA/\mu m[19-23]$ . We now explain why this has not been observed in in backward diodes and Esaki diodes. These diodes need heavy doping which moves the band overlap threshold to forward bias, where any steep response is obscured by leakage current. Contrariwise, in a transistor, the gate potential can ensure a narrow tunneling barrier with less doping and under reverse bias. 2-terminal measurements on a 3-terminal device are needed, with the gate acting only to adjust Fermi Levels. Furthermore, the diode electrostatics are not optimized for barrier thickness modulation, while the sub-60 TFET results are likely to be due to barrier thickness modulation [11, 12].

## V. CONCLUSIONS

The absolute conductance, I/V, of either a tunneling diode or of a TFET source-drain I-V, is proportional to the tunneling joint density of states. This is true even as the applied voltage passes through zero. The Joint-Density-of-States behaves poorly, which will limit the prospective subthreshold swing voltage that we can expect from TFET's. This is likely due to the many non-idealities that smear the band edges. As a first step, doping which is inherently inhomogeneous, should be eliminated. Ultimately, a sharp threshold may even require structural reproducibility at the single atom level.

#### VI. ACKNOWLEDGEMENTS

We would like to thank Paul Solomon for providing the raw data in [14] for us to analyze. We would also like to thank Sean Rommel for providing the raw data in [8] for us to analyze.

#### REFERENCES

- A. C. Seabaugh and Q. Zhang, "Low-Voltage Tunnel Transistors for Beyond CMOS Logic," *Proceedings of the IEEE*, vol. 98, pp. 2095-2110, Dec 2010.
- [2] J. N. Schulman and D. H. Chow, "Sb-heterostructure interband backward diodes," *IEEE Electron Device Letters*, vol. 21, pp. 353-355, Jul 2000.
- [3] T. Tiedje, E. Yablonovitch, G. D. Cody, and B. G. Brooks, "Limiting Efficiency of Silicon Solar Cells," *IEEE Transactions on Electron Devices*, vol. 31, pp. 711-716, 1984.
- [4] S. R. Johnson and T. Tiedje, "Temperature Dependence of the Urbach edge in GaAs," *Journal of Applied Physics*, vol. 78, pp. 5609-5613, 1995.
- [5] J. Knoch, S. Mantl, and J. Appenzeller, "Impact of the Dimensionality on the Performance of Tunneling FETs: Bulk Versus One-Dimensional Devices," *Solid-State Electronics*, vol. 51, pp. 572-578, Apr 2007.
- [6] M. A. Khayer and R. K. Lake, "Effects of Band-Tails on the Subthreshold Characteristics of Nanowire Band-to-Band Tunneling Transistors," *Journal of Applied Physics*, vol. 110, p. 074508, 2011.
- [7] J. I. Pankove, "Absorption Edge of Impure Gallium Arsenide," *Physical Review*, vol. 140, pp. A2059-A2065, 1965.
- [8] D. Pawlik, B. Romanczyk, P. Thomas, S. Rommel, M. Edirisooriya, R. Contreras-Guerrero, *et al.*, "Benchmarking and Improving III-V Esaki Diode Performance with a Record 2.2 MA/cm<sup>2</sup> Peak Current Density to Enhance TFET Drive Current," in *Electron Devices Meeting (IEDM)*, 2012 IEEE International, 2012, pp. 27.1.1-27.1.3.
- [9] S. Agarwal, J. T. Teherani, J. L. Hoyt, D. A. Antoniadis, and E. Yablonovitch, "Engineering the Electron-Hole Bilayer Tunneling Field-

Effect Transistor," Accepted to IEEE Transactions on Electron Devices, 2014.

- [10] E. O. Kane, "Theory of Tunneling," *Journal of Applied Physics*, vol. 32, pp. 83-91, 1961.
- [11] S. Agarwal and E. Yablonovitch, "Designing a Low Voltage, High Current Tunneling Transistor," in CMOS and Beyond: Logic Switches for Terascale Integrated Circuits, T.-J. K. Liu and K. Kuhn, Eds., ed: Cambridge University Press, 2014.
- [12] S. Agarwal and E. Yablonovitch, "Fundamental Tradeoff between Conductance and Subthreshold Swing for Barrier Thickness Modulation in Tunneling Field Effect Transistors," *To be published*, 2014.
- [13] M. Luisier and G. Klimeck, "Atomistic Full-Band Design Study of InAs Band-to-Band Tunneling Field-Effect Transistors," *Electron Device Letters, IEEE*, vol. 30, pp. 602-604, 2009.
- [14] P. M. Solomon, J. Jopling, D. J. Frank, C. D'Emic, O. Dokumaci, P. Ronsheim, *et al.*, "Universal Tunneling Behavior in Technologically Relevant P/N Junction Diodes," *Journal of Applied Physics*, vol. 95, pp. 5800-5812, 2004.
- [15] Z. Zhang, R. Rajavel, P. Deelman, and P. Fay, "Sub-micron Area Heterojunction Backward Diode Millimeter-Wave Detectors with 0.18 pW/Hz 1/2 Noise Equivalent Power," *IEEE Microwave and Wireless Components Letters*, vol. 21, pp. 267-269, May 2011.
- [16] J. Karlovsky and A. Marek, "On an Esaki Diode Having Curvature Coeficient Greater Than E/KT," *Czechoslovak Journal of Physics*, vol. 11, pp. 76-&, 1961.
- [17] J. Karlovsky, "Curvature Coefficient of Germanium Tunnel and Backward Diodes," *Solid-State Electronics*, vol. 10, pp. 1109-1111, 1967.
- [18] S. Mookerjea, D. Mohata, T. Mayer, V. Narayanan, and S. Datta, "Temperature-Dependent I-V Characteristics of a Vertical In(0.53)Ga(0.47)As Tunnel FET," *IEEE Electron Device Letters*, vol. 31, pp. 564-566, Jun 2010.
- [19] G. Dewey, B. Chu-Kung, J. Boardman, J. M. Fastenau, J. Kavalieros, R. Kotlyar, et al., "Fabrication, Characterization, and Physics of III-V Heterojunction Tunneling Field Effect Transistors (H-TFET) for Steep Sub-Threshold Swing," 2011 IEEE International Electron Devices Meeting (IEDM 2011), p. 33.6, 2011 2011.
- [20] T. Krishnamohan, K. Donghyun, S. Raghunathan, and K. Saraswat, "Double-Gate Strained-Ge Heterostructure Tunneling FET (TFET) with Record High Drive Currents and < 60 mV/dec Subthreshold Slope," presented at the IEDM 2008. IEEE International Electron Devices Meeting, San Francisco, CA,, 2008.
- [21] S. H. Kim, H. Kam, C. Hu, and T.-J. K. Liu, "Germanium-Source Tunnel Field Effect Transistors with Record High I<sub>ON</sub>/I<sub>OFF</sub>," presented at the 2009 Symposium on VLSI Technology, Kyoto, Japan, 2009.
- [22] W. Y. Choi, B. G. Park, J. D. Lee, and T. J. K. Liu, "Tunneling Field-Effect Transistors (TFETs) With Subthreshold Swing (SS) Less Than 60 mV/dec," *IEEE Electron Device Letters*, vol. 28, pp. 743-745, Aug 2007.
- [23] K. Jeon, W.-Y. Loh, P. Patel, C. Y. Kang, O. Jungwoo, A. Bowonder, et al., "Si Tunnel Transistors With a Novel Silicided Source and 46mV/dec Swing," presented at the 2010 IEEE Symposium on VLSI Technology, Honolulu, Hawaii, 2010.



**Sapan Agarwal** received the B.S. degree in electrical engineering from the University of Illinois, Urbana Champaign, in 2007 and the Ph.D. degree in from the University of California, Berkeley in 2012.

He is currently a Postdoctoral Fellow at UC Berkeley.

**Eli Yablonovitch** received his Ph.D. in applied physics from Harvard University in 1972.

He is a Professor of Electrical Engineering and Computer Sciences at UC Berkeley and the Director of the NSF Center for Energy Efficient Electronics Science.