L. T. Wang, W. J. Poppe, L. Pang, A. R. Neureuther, E. Alon, and B. Nikolic, "Hypersensitive parameter-identifying ring oscillators for lithography process monitoring," in Design for Manufacturability Through Design-Process Integration II, V. K. Singh and M. L. Rieger, Eds., Proceedings of SPIE, Vol. 6925, Bellingham, WA: SPIE -- Society of Photo-Optical Instrumentation Engineers, 2008, pp. 69250P-1-10.
N. Kuo, B. Yang, A. Wang, L. Kong, C. Wu, V. P. Srini, E. Alon, B. Nikoli{\'c}, and A. Niknejad, "A 0.4-to-4 GHz All-Digital RF Transmitter Package with a Band-Selecting Interposer Combining Three Wideband CMOS Transmitters," IEEE Transactions on Microwave Theory and Techniques, vol. 66, 2018.
N. Kuo, B. Yang, A. Wang, L. Kong, C. Wu, V. P. Srini, E. Alon, B. Nikoli{\'c}, and A. Niknejad, "A Wideband All-Digital CMOS RF Transmitter on HDI Interposers With High Power and Efficiency," IEEE Transactions on Microwave Theory and Techniques, vol. 65, no. 11, pp. 4724--4743, 2017.
D. Seo, R. Neely, K. Shen, S. U, E. Alon, J. M. Rabaey, J. M. Carmena, and M. Maharbiz, "Wireless recording in the peripheral nervous system with ultrasonic neural dust," Neuron, vol. 91, pp. 529-539, April 2016.
A. Puglielli, A. Townley, G. LaCaille, V. Milovanović, P. Lu, K. Trotskovsky, A. Whitcombe, N. Narevsky, G. Wright, T. Courtade, E. Alon, B. Nikolic, and A. Niknejad, "Design of Energy- and Cost-Efficient Massive MIMO Arrays," Proceedings of the IEEE, vol. 104, no. 3, pp. 586-606, March 2016.
R. Muller, H. Le, W. Li, P. Ledochowitsch, S. Gambini, T. Bjorninen, A. Koralek, J. M. Carmena, M. Maharbiz, E. Alon, and J. M. Rabaey, "A minimally invasive 64-channel wireless uECOG implant," Solid-State Circuits, IEEE Journal of, vol. 50, no. 1, pp. 344--359, 2015.
D. Seo, J. M. Carmena, J. M. Rabaey, M. Maharbiz, and E. Alon, "Model validation of untethered, ultrasonic neural dust motes for cortical recording," Journal of neuroscience methods, 2014.
D. Seo, J. M. Carmena, J. M. Rabaey, E. Alon, and M. Maharbiz, "Neural dust: an ultrasonic, low power solution for chronic brain-machine interfaces," arXiv preprint arXiv:1307.2196, 2013.
T. K. Liu, D. Markovic, V. Stojanovic, and E. Alon, "The relay reborn," IEEE Spectrum, vol. 49, no. 4, pp. 40-43, 2012.
M. Spencer, F. Chen, C. C. Wang, R. Nathanael, H. Fariborzi, A. Gupta, H. Kam, V. Pott, J. Jeon, T. K. Liu, D. Marković, E. Alon, and V. Stojanović, "Demonstration of Integrated Micro-Electro-Mechanical Relay Circuits for VLSI Applications," IEEE Journal of Solid-State Circuits, vol. 46, no. 1, pp. 308-320, 2011.
H. Kam, T. K. Liu, V. Stojanović, D. Marković, and E. Alon, "Design, Optimization, and Scaling of MEM Relays for Ultra-Low-Power Digital Logic," IEEE Transactions on Electron Devices, vol. 58, no. 1, pp. 236-250, 2011.
J. Jeon, V. Pott, H. Kam, R. Nathanael, E. Alon, and T. King Liu, "Seesaw Relay Logic and Memory Circuits," Microelectromechanical Systems, Journal of, vol. 19, no. 4, pp. 1012 -1014, Aug. 2010.
R. Nathanael, V. Pott, H. Kam, J. Jeon, E. Alon, and T. King Liu, "Four-Terminal-Relay Body-Biasing Schemes for Complementary Logic Circuits," Electron Device Letters, IEEE, vol. 31, no. 8, pp. 890 -892, Aug. 2010.
R. Ho, F. Liu, D. Patil, X. Zheng, G. Li, I. Shubin, E. Alon, J. Lexau, H. Schwetman, and J. Cunningham, "Optical interconnect for high-end computer systems," IEEE Design and Test of Computers, vol. 27, no. 4, July 2010.
J. Jeon, V. Pott, H. Kam, R. Nathanael, E. Alon, and T. King Liu, "Perfectly Complementary Relay Design for Digital Logic Applications," Electron Device Letters, IEEE, vol. 31, no. 4, pp. 371 -373, April 2010.
C. Marcu, D. Chowdhury, C. Thakkar, J. Park, L. Kong, M. Tabesh, Y. Wang, B. Afshar, A. Gupta, A. Arbabian, S. Gambini, R. Zamani, E. Alon, and A. Niknejad, "A 90nm CMOS Low-Power 60GHz Transceiver With Integrated Baseband Circuitry," IEEE Journal of Solid-State Circuits, vol. 44, no. 12, pp. 3434-3447, Dec. 2009.
C. Marcu, D. Chowdhury, C. Thakkar, J. Park, L. Kong, M. Tabesh, Y. Wang, B. Afshar, A. Gupta, A. Arbabian, S. Gambini, R. Zamani, E. Alon, and A. Niknejad, "A 90 nm CMOS Low-Power 60 GHz Transceiver With Integrated Baseband Circuitry," Solid-State Circuits, IEEE Journal of, vol. 44, no. 12, pp. 3434 -3447, Dec. 2009.
B. Nezamfar, E. Alon, and M. Horowitz, "Energy-Performance Tunable Logic," Solid-State Circuits, IEEE Journal of, vol. 44, no. 9, pp. 2554 -2567, Sep. 2009.
A. Moin, G. Alexandrov, B. C. Johnson, I. Izyumin, F. Burghardt, K. Shah, S. Pannu, E. Alon, R. Muller, and J. M. Rabaey, "Powering and communication for OMNI: A distributed and modular closed-loop neuromodulation device," in Engineering in Medicine and Biology Society (EMBC), 2016 IEEE 38th Annual International Conference of the, 2016, pp. 4471--4474.
B. Keller, M. Cochet, B. Zimmer, Y. Lee, M. Blagojevic, J. Kwak, A. Puggelli, S. Bailey, P. F. Chiu, P. Dabbelt, C. Schmidt, E. Alon, K. Asanović, and B. Nikolic, "Sub-microsecond adaptive voltage scaling in a 28nm FD-SOI processor SoC," in ESSCIRC Conference 2016: 42nd European Solid-State Circuits Conference, 2016, pp. 269-272.
N. Kuo, B. Yang, C. Wu, L. Kong, A. Wang, M. Reiha, E. Alon, A. Niknejad, and B. Nikolic, "A frequency-reconfigurable multi-standard 65nm CMOS digital transmitter with LTCC interposers," in Solid-State Circuits Conference (A-SSCC), 2014 IEEE Asian, 2014, pp. 345--348.
E. Moradi, K. Koski, T. Bjorninen, R. Muller, P. Ledochowitsch, L. Sydanheimo, E. Alon, M. Maharbiz, J. M. Rabaey, L. Ukkonen, and R. Rahmat-Samii, "Advances in implantable and wearable antennas for wireless brain-machine interface systems," in Radio Science Meeting (USNC-URSI NRSM), 2014 United States National Committee of URSI National, 2014, pp. 1--1.
R. Muller, H. Le, W. Li, P. Ledochowitsch, S. Gambini, T. Bjorninen, A. Koralek, J. M. Carmena, M. Maharbiz, E. Alon, and J. M. Rabaey, "A miniaturized 64-channel 225uW wireless electrocorticographic neural sensor," in Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2014 IEEE International, 2014, pp. 412--413.
A. Bertrand, D. Seo, F. Maksimovic, J. M. Carmena, M. Maharbiz, E. Alon, and J. M. Rabaey, "Beamforming approaches for untethered, ultrasonic neural dust motes for cortical recording: a simulation study," in Proc. Int. Conf. of the IEEE Engineering in Medicine and Biology Society (EMBC), Chicago, Illinois, USA, 2014.
M. Tabesh, J. Chen, C. Marcu, L. Kong, S. Kang, E. Alon, and A. Niknejad, "A 65nm CMOS 4-Element Sub-34mW/Element 60GHz Phased-Array Transceiver," in International Solid-State Circuits Conference, 2011.
J. Crossley, E. Naviasky, and E. Alon, "An energy-efficient ring-oscillator digital PLL," in Custom Integrated Circuits Conference (CICC), 2010 IEEE, 2010, pp. 1--4.
H. Kam, E. Alon, and T. King Liu, "A predictive contact reliability model for MEM logic switches," in Electron Devices Meeting (IEDM), 2010 IEEE International, 2010, pp. 16.4.1 -16.4.4.
T. King Liu, J. Jeon, R. Nathanael, H. Kam, V. Pott, and E. Alon, "Prospects for MEM logic switch technology," in Electron Devices Meeting (IEDM), 2010 IEEE International, 2010, pp. 18.3.1 -18.3.4.
H. Fariborzi, M. Spencer, V. Karkare, J. Jeon, R. Nathanael, C. Wang, F. Chen, H. Kam, V. Pott, T. King Liu, E. Alon, V. Stojanovic, and D. Markovic, "Analysis and demonstration of MEM-relay power gating," in Custom Integrated Circuits Conference (CICC), 2010 IEEE, 2010, pp. 1 -4.
T. Ali, D. Patil, F. Liu, E. Alon, J. Lexau, C. K. Yang, and R. Ho, "Clocking Links in Multi-chip Packages: A Case Study," in High Performance Interconnects (HOTI), 2010 IEEE 18th Annual Symposium on, 2010, pp. 96 -103.
S. Gambini, J. W. Crossley, E. Alon, and J. M. Rabaey, "A Fully Integrated, 300pJ/bit, Dual Mode 65nm CMOS Transceiver for cm-Range Wireless Links," in 2010 Symp. on VLSI Circuits Digest of Technical Papers, 2010.
R. Ho, J. Lexau, F. Liu, D. Patil, R. Hopkins, E. Alon, N. Pinckney, P. Amberg, X. Zheng, J. Cunningham, and A. Krishnamoorthy, "Circuits for Silicon Photonics on a Macrochip," in Solid-State Circuits Conference, 2009. A-SSCC 2009. IEEE Asian, 2009, pp. 17 -20.
C. Marcu, D. Chowdhury, C. Thakkar, L. Kong, M. Tabesh, J. Park, Y. Wang, B. Afshar, A. Gupta, A. Arbabian, S. Gambini, R. Zamani, A. Niknejad, and E. Alon, "A 90nm CMOS Low-Power 60GHz Transceiver with Integrated Baseband Circuitry," in IEEE International Solid-State Circuits Conference, IEEE, 2009, pp. 314-315.
C. Marcu, D. Chowdhury, C. Thakkar, L. Kong, M. Tabesh, J. Park, Y. Wang, B. Afshar, A. Gupta, A. Arbabian, S. Gambini, R. Zamani, A. Niknejad, and E. Alon, "A 90nm CMOS Low-Power 60GHz Transceiver with Integrated Baseband Circuitry," in IEEE International Solid-State Circuits Conference Digest of Technical Papers, 2009, pp. 314-315.
F. Chen, H. Kam, D. Markovic, T. King Liu, V. Stojanovic, and E. Alon, "Integrated Circuit Design with NEM Relays," in IEEE/ACM International Conference on Computer-Aided Design, 2008.
M. Horowitz, E. Alon, D. Patil, S. Naffziger, R. Kumar, and K. Bernstein, "Scaling, Power, and the Future of CMOS (Plenary Talk)," in 2005 IEEE Intl. Electron Devices Meeting (IEDM '05) Technical Digest, Piscataway, NJ: IEEE Press, 2005, pp. 7 pg.
V. Abramzon, E. Alon, B. Nezamfar, and M. Horowitz, "Scalable Circuits for Supply Noise Measurement," in Proc. 31st European Solid-State Circuits Conf. (ESSCIRC 2005), L. Fesquet, A. Kaiser, S. Cristoloveanu, and M. Brillouet, Eds., Piscataway, NJ: IEEE Press, 2005, pp. 463-466.
K. Chang, S. Pamarti, K. Kaviani, E. Alon, X. Shi, T. J. Chin, J. Shen, G. Yip, C. Madden, R. Schmitt, C. Yuan, F. Assaderaghi, and M. Horowitz, "Clocking and Circuit Design for a Parallel I/O on a First-Generation CELL Processor," in 52nd IEEE Intl. Solid-State Circuits Conf. (ISSCC 2005) Digest of Technical Papers, L. C. Fujino, Ed., Vol. 48, Piscataway, NJ: IEEE Press, 2005, pp. 526-527, 615.
A. Ho, V. Stojanovic, F. Chen, C. Werner, G. Tsang, E. Alon, R. Kollipara, J. Zerbe, and M. A. Horowitz, "Common-mode backchannel signaling system for differential high-speed links," in 2004 Symp. on VLSI Circuits Digest of Technical Papers, Gaithersburg, MD: Widerkehr and Associates, 2004, pp. 352-355.
K. Mai, R. Ho, E. Alon, D. Liu, Y. Kim, D. Patil, and M. Horowitz, "Architecture and circuit techniques for a reconfigurable memory block," in 2004 IEEE Intl. Solid-State Circuits Conf. (ISSCC '04) Digest of Technical Papers, Vol. 47, Piscataway, NJ: IEEE Press, 2004, pp. 10 pg.
K. Trotskovsky, "Scalable RF Receivers for Large Antenna Arrays," E. Alon, A. Niknejad, and I. Adler, Eds., EECS Department, University of California, Berkeley, Tech. Rep. UCB/EECS-2020-188, Dec. 2020.
M. Veryanskiy, K. Dillon, K. Saxena, S. Liu, and C. Xu, "Next Generation Memory Interfaces," E. Alon and V. Stojanovic, Eds., EECS Department, University of California, Berkeley, Tech. Rep. UCB/EECS-2015-111, May 2015.
A. Gupta and E. Alon, "NEM Relay Memory Design," EECS Department, University of California, Berkeley, Tech. Rep. UCB/EECS-2009-83, May 2009.